↓ Skip to main content

Integrated Circuit Design: Power and Timing Modeling, Optimization and Simulation

Overview of attention for book
Cover of 'Integrated Circuit Design: Power and Timing Modeling, Optimization and Simulation'

Table of Contents

  1. Altmetric Badge
    Book Overview
  2. Altmetric Badge
    Chapter 1 Constraints, Hurdles and Opportunities for a Successful European Take-Up Action
  3. Altmetric Badge
    Chapter 2 Architectural Design Space Exploration Achieved through Innovative RTL Power Estimation Techniques
  4. Altmetric Badge
    Chapter 3 Power Models for Semi-autonomous RTL Macros
  5. Altmetric Badge
    Chapter 4 Power Macro-Modelling for Firm-Macro
  6. Altmetric Badge
    Chapter 5 RTL Estimation of Steering Logic Power
  7. Altmetric Badge
    Chapter 6 Reducing Power Consumption through Dynamic Frequency Scaling for a Class of Digital Receivers
  8. Altmetric Badge
    Chapter 7 Framework for High-Level Power Estimation of Signal Processing Architectures
  9. Altmetric Badge
    Chapter 8 Adaptive Bus Encoding Technique for Switching Activity Reduced Data Transfer over Wide System Buses
  10. Altmetric Badge
    Chapter 9 Accurate Power Estimation of Logic Structures Based on Timed Boolean Functions
  11. Altmetric Badge
    Chapter 10 A Holistic Approach to System Level Energy Optimization
  12. Altmetric Badge
    Chapter 11 Early Power Estimation for System-on-Chip Designs
  13. Altmetric Badge
    Chapter 12 Design-Space Exploration of Low Power Coarse Grained Reconfigurable Datapath Array Architectures
  14. Altmetric Badge
    Chapter 13 Internal Power Dissipation Modeling and Minimization for Submicronic CMOS Design
  15. Altmetric Badge
    Chapter 14 Impact of Voltage Scaling on Glitch Power Consumption
  16. Altmetric Badge
    Chapter 15 Degradation Delay Model Extension to CMOS Gates
  17. Altmetric Badge
    Chapter 16 Second Generation Delay Model for Submicron CMOS Process
  18. Altmetric Badge
    Chapter 17 Semi-modular Latch Chains for Asynchronous Circuit Design
  19. Altmetric Badge
    Chapter 18 Asynchronous First-in First-out Queues
  20. Altmetric Badge
    Chapter 19 Comparative Study on Self-Checking Carry-Propagate Adders in Terms of Area, Power and Performance
  21. Altmetric Badge
    Chapter 20 VLSI Implementation of a Low-Power High-Speed Self-Timed Adder
  22. Altmetric Badge
    Chapter 21 Low Power Design Techniques for Contactless Chipcards
  23. Altmetric Badge
    Chapter 22 Dynamic Memory Design for Low Data-Retention Power
  24. Altmetric Badge
    Chapter 23 Double-Latch Clocking Scheme for Low-Power I.P. Cores
  25. Altmetric Badge
    Chapter 24 Architecture, Design, and Verification of an 18 Million Transistor Digital Television and Media Processor Chip
  26. Altmetric Badge
    Chapter 25 Cost-Efficient C-Level Design of an MPEG-4 Video Decoder
  27. Altmetric Badge
    Chapter 26 Data-Reuse and Parallel Embedded Architectures for Low-Power, Real-Time Multimedia Applications
  28. Altmetric Badge
    Chapter 27 Design of Reversible Logic Circuits by Means of Control Gates
  29. Altmetric Badge
    Chapter 28 Modeling of Power Consumption of Adiabatic Gates versus Fan in and Comparison with Conventional Gates
  30. Altmetric Badge
    Chapter 29 An Adiabatic Multiplier
  31. Altmetric Badge
    Chapter 30 Logarithmic Number System for Low-Power Arithmetic
  32. Altmetric Badge
    Chapter 31 An Application of Self-Timed Circuits to the Reduction of Switching Noise in Analog-Digital Circuits
  33. Altmetric Badge
    Chapter 32 PARCOURS — Substrate Crosstalk Analysis for Complex Mixed-Signal-Circuits
  34. Altmetric Badge
    Chapter 33 Influence of Clocking Strategies on the Design of Low Switching-Noise Digital and Mixed-Signal VLSI Circuits
  35. Altmetric Badge
    Chapter 34 Computer Aided Generation of Analytic Models for Nonlinear Function Blocks
Attention for Chapter 29: An Adiabatic Multiplier
Altmetric Badge

Citations

dimensions_citation
1 Dimensions
You are seeing a free-to-access but limited selection of the activity Altmetric has collected about this research output. Click here to find out more.
Chapter title
An Adiabatic Multiplier
Chapter number 29
Book title
Integrated Circuit Design
Published by
Springer, Berlin, Heidelberg, September 2000
DOI 10.1007/3-540-45373-3_29
Book ISBNs
978-3-54-041068-3, 978-3-54-045373-4
Authors

C. Saas, A. Schlaffer, J.A. Nossek